The analog to digital converter can be synchronized with the PWM state saving CPU and interrupt resources and allowing vector modulation current control. Enabling the PWM ADC trigger causes the PWM to generate an ADC conversion signal at the end of each PWM period. Additionally, in center-aligned mode, the PWM will generate a trigger at the center of the period.