# NX20P5090 # High Voltage USB PD Power Switch Rev. 1 — 22 October 2015 Product data sheet # 1. General description The NX20P5090 is an advanced 5A uni-directional power switch for USB PD. It includes under voltage lockout, over voltage lockout, reverse current protection and over-temperature protection circuits, it is designed to automatically isolate the power switch terminals when a fault condition occurs. Both VBUS and VINT pin have 29V tolerance in shutdown mode, two chips of NX20P5090 can be used in parallel to support dual power inputs connecting to same charging circuit. The device has a default 23V over voltage protection threshold, and the OVP threshold can be adjusted by using external resistor divider on OVLO pin. A 15ms de-bounce time is deployed every time before the device is switched ON, following by a soft start to limit the inrush current. Designed for operation from 2.5 V to 20.0 V, it is used in USB PD power control applications to offer essential protection and enhance system reliability. NX20P5090 is offered in a small 15-bump 1.54 x 2.56 mm, 0.5mm pitch WLCSP package. ### 2. Features and benefits - Wide supply voltage range from 2.5 V to 20.0 V - I<sub>SW</sub> maximum 5A continuous current - 29 V tolerance on both VBUS and VINT pin - 30 mΩ (typical) Low ON resistance - Adjustable VBUS over voltage protection - Built in slew rate control for inrush current limit - All time two level reverse-current protection - Protection circuitry - Over-Temperature Protection - Over-Voltage Protection - Under-Voltage Lockout - Reverse Current Protection - Surge protection: - ◆ IEC61000-4-5 exceeds ±90 V on VBUS without capacitor - ◆ IEC61000-4-5 exceeds ±100 V on VBUS with 22uF capacitor - ESD protection - ◆ IEC61000-4-2 contact discharge exceeds 8 kV on VBUS - ♦ HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV - ◆ CDM AEC standard Q100-01 (JESD22-C101E) - Specified from –40 °C to +85 °C **High Voltage USB PD Power Switch** # 3. Applications - Smart and feature phones - Tablets, eBooks - Notebook # 4. Ordering information Table 1. Ordering information | Type number | Package | ackage | | | | | | | |-------------|-------------------|---------|-------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | NX20P5090UK | –40 °C to +85 °C | WLCSP15 | wafer level chip-scale package, 15bumps;<br>body 1.54 x 2.56mm; 0.5 mm pitch (Backside<br>Coating included) | NX20P5090 | | | | | # 5. Marking Table 2. Marking codes | Type number | Marking code | |-------------|--------------| | NX20P5090UK | X20PPD | # 6. Functional diagram # 7. Pinning information ### 7.1 Pinning ## 7.2 Pin description Table 3. Pin description | The second secon | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------| | Symbol | Pin | Description | | VBUS | B2, C2, D2, E1, E2 | VBUS (Power Input) | | VINT | A1, B1, C1, D1 | VINT (Power Output) | | OVLO | B3 | V <sub>OVLO</sub> threshold input | | ACK | A2 | Power Good Acknowledge (open-drain output) | | GND | C3, D3, E3 | ground (0 V) | | EN | A3 | enable input (active LOW) | ## 8. Functional description Table 4. Function table<sup>[1]</sup> | EN | VBUS | VINT | ACK | Operation mode | |----|----------------------------------|-----------|-----|------------------------------------------| | L | < 2.5 V | X | Z | Under-voltage lockout; switch open | | L | 2.5 V < VBUS < V <sub>OVLO</sub> | X | L | Enabled; switch closed; charging mode | | L | X | X | Z | Over-temperature protection; switch open | | L | > V <sub>OVLO</sub> | X | Z | Over-voltage lockout; switch open | | Н | X | X | Z | Disable; switch open | | Χ | X | VINT>VBUS | Z | Reverse Current Protection; Switch open | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level, Z = high-impedance OFF-state. # 8.1 EN-input A HIGH on $\overline{\text{EN}}$ will disable the channel MOSFET and all protection circuits, putting the device into a low power mode. A LOW on $\overline{\text{EN}}$ will enable the protection circuits and the MOSFET. There is an internal 1 M $\Omega$ pull-down resistor on the $\overline{\text{EN}}$ pin to ensure the power switch conducting in dead-battery situation. A 15ms de-bounce time has been deployed before device turning on. $\overline{\text{EN}}$ pin has 29V voltage tolerance. # 8.2 Under-voltage lockout When $\overline{\text{EN}}$ is LOW and VBUS < V<sub>UVLO</sub>, the under-voltage lockout (UVLO) circuits disable the power MOSFET. Once VBUS exceeds V<sub>UVLO</sub> and no other protection circuit is active, the state of the channel MOSFET is controlled by the $\overline{\text{EN}}$ pin. ### 8.3 Over-voltage lockout When $\overline{\text{EN}}$ is LOW and VBUS > V<sub>OVLO</sub>, the over-voltage lockout (OVLO) circuit will disable the power MOSFET. Once VBUS drops below V<sub>OVLO</sub> and no other protection circuit is active, the power MOSFET will resume operation. OVLO pin is used to set the over voltage threshold. the default over voltage threshold is 23V when OVLO pin is short to GND. By connecting a resistor divider to the OVLO pin (see Figure 5), the over voltage threshold is adjustable from 4V to 23V with below equation $$Vovlo = Vth(ovlo) \times (R1 + R2)/(R2)$$ When the voltage on OVLO pin is below 0.1V, the device will use default 23V OVP threshold. ## 8.4 Over-temperature protection When $\overline{\text{EN}}$ is LOW and the device temperature exceeds 140 °C the over-temperature protection (OTP) circuit will disable the power MOSFET and set the ACK output Hi-Z. Once the device temperature decreases below 115 °C and no other protection circuit is active, the state of the N-channel MOSFET is controlled by the $\overline{\text{EN}}$ pin again. #### **High Voltage USB PD Power Switch** #### 8.5 ACK output The ACK output is an open-drain output that requires an external pull-up resistor. ACK pin indicates the state of the power switch, when no fault is detected and power switch is conducting, ACK will output low, otherwise it will stay at high impedance. The pull up resistor value is recommend to be $10 \text{K}\Omega$ to $200 \text{K}\Omega$ . #### 8.6 Reverse Current Protection NX20P5090 has all time reverse current protection regardless the $\overline{\text{EN}}$ logic level. Once the voltage on VINT is higher than VBUS for 45mV, RCP circuit will be triggered after a 3.7ms de-glitch time. If the voltage gap is greater than 120mV, RCP will be triggered right away to switch off the power MOSFET. During the start up de-glitch time, if the device detects the VINT voltage is higher than VBUS by 45mV, the power MOSFET will not be turned on. The RCP circuit benefits the system design by providing the capability of parallel connecting two USB charging port to single charger input without the backward leakage. # 9. Application diagram The NX20P5090 is typically used on a USB port charging path in a portable, battery operated device. The ACK signal requires an additional external pull-up resistor which should be connected to a supply voltage matching the logic input pin supply level that it is connected to. When the default 23V OVP threshold is used, the OVLO pin shall be short to GND. While if an adjustable OVP threshold is needed, a resister divider shall be connected to the OVLO pin. For the best performance, it is recommended to keep input and output trace short and capacitors as close to the device as possible. Regarding to the thermal performance, it is recommended to increasing the PCB area around VINT and VBUS pins. R1 and R2 are only needed for adjustable $V_{OVLO}$ ; To use default $V_{OVLO}$ threshold, connect OVLO to GND R1 is recommended to use minimum $1M\Omega$ Resistor C<sub>OUT</sub> minimum is recommended to be 1uF; Fig 5. NX20P5090 application with one charging input NX20P5090 **NXP Semiconductors** ### **High Voltage USB PD Power Switch** R1 and R3 are recommended to use minimum $1M\Omega$ Resistor COUT minimum is recommended to be 1uF NX20P5090 application with two charging inputs Fig 6. # 10. Limiting values Table 5. **Limiting values** In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|-------------------------|-------------------------------------|-----|------|------|------| | VI | input voltage | VBUS | [1] | -0.5 | +29 | V | | | | VINT | [1] | -0.5 | +29 | V | | | | OVLO | | -0.5 | VBUS | V | | | | EN | [2] | -0.5 | +29 | V | | Vo | output voltage | ACK | | -0.5 | +6.0 | V | | I <sub>IK</sub> | input clamping current | <u>EN</u> : V <sub>I</sub> < −0.5 V | | -50 | - | mA | | I <sub>SK</sub> | switch clamping current | VBUS; VINT; V <sub>I</sub> < -0.5 V | | -50 | - | mA | | I <sub>SW</sub> | continuous switch | T <sub>amb</sub> = 85 °C | | - | 5 | А | | | current | T <sub>amb</sub> = 105 °C | | - | 3.5 | А | | | peak switch current | 100μs pulse, 2% duty cycle | | - | 10 | А | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = 25 °C | | - | 1.45 | W | The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed. The minimum input voltage rating may be exceeded if the input current rating is observed. #### **High Voltage USB PD Power Switch** ## 11. Recommended operating conditions #### Table 6. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|------------------------------|------------|-----|------|------| | VI | input voltage | VBUS | 2.5 | 20 | V | | | | VINT | 2.5 | 20 | V | | | | EN | 0 | 20 | V | | Vo | output voltage | ACK | 0 | 5.5 | V | | T <sub>j(max)</sub> | maximum junction temperature | | -40 | +125 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | ### 12. Thermal characteristics #### Table 7. Thermal characteristics | Symbol | Parameter | Conditions | | Тур | Unit | |---------------|---------------------------------------------|------------|--------|------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | | [1][2] | 67.2 | K/W | - [1] The overall Rth(j-a) can vary depending on the board layout. To minimize the effective Rth(j-a), all pins must have a solid connection to larger Cu layer areas e.g. to the power and ground layer. In multi-layer PCB applications, the second layer should be used to create a large heat spreader area right below the device. If this layer is either ground or power, it should be connected with several vias to the top layer connecting to the device ground or supply. Try not to use any solder-stop varnish under the chip. - [2] This Rth(j-a) is calculated based on JEDEX2S2P board. The actual Rth(j-a) value may vary in applications using different layer stacks and layouts. ## **High Voltage USB PD Power Switch** ## 13. Static characteristics Table 8. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | T <sub>amb</sub> = 25 °C | | | $T_{amb} = -40^{\circ}$ | Unit | | |------------------------|------------------------------------------------|------------------------------------------------------------------------------------|--------------------------|-------|-----|-------------------------|-------|----| | | | | Min | Тур | Max | Min | Max | 1 | | V <sub>IH</sub> | HIGH-level input voltage | $\overline{\text{EN}}$ pin; $V_{\text{I(VBUS)}} = 2.5 \text{V to } 20 \text{V}$ | 1.2 | - | - | 1.2 | - | V | | V <sub>IL</sub> | LOW-level input voltage | $\overline{\text{EN}}$ pin; $V_{\text{I(VBUS)}} = 2.5 \text{V to } 20 \text{V}$ | - | - | 0.4 | | 0.4 | V | | V <sub>OL</sub> | LOW-level output voltage | ACK; $I_O = 8 \text{ mA}$ ; $V_{I(VBUS)} = 2.5V \text{ to } 20V$ | - | - | 0.5 | - | 0.5 | V | | R <sub>pd</sub> | pull-down resistance | EN | - | 1 | | - | - | МΩ | | I <sub>q</sub> | VBUS quiescent current | $\overline{\text{EN}}$ = 0 V; V <sub>I(VBUS)</sub> = 5.0 V; I <sub>O</sub> = 0 A; | | 70 | - | - | 95 | μА | | | | $\overline{EN}$ = 0 V; V <sub>I(VBUS)</sub> = 20 V; I <sub>O</sub> = 0 A; | | 100 | - | - | 140 | μА | | | | $\overline{\rm EN}$ = 5.0 V; V <sub>I(VBUS)</sub> = 5.0 V; I <sub>O</sub> = 0 A; | - | 5 | - | - | 10 | μА | | | | $\overline{\text{EN}}$ = 5.0 V; V <sub>I(VBUS)</sub> = 20 V; I <sub>O</sub> = 0 A; | - | 15 | - | - | 30 | μА | | I <sub>S(OFF)</sub> | VBUS OFF-state leakage current | $\overline{\text{EN}}$ = 5.0 V; $V_{\text{I(VBUS)}}$ = 5.0V; VINT = 0 V | - | 5 | - | - | 10 | μА | | | | $\overline{\text{EN}}$ = 5.0 V; V <sub>I(VBUS)</sub> = 20 V;<br>VINT = 0 V | - | 15 | - | - | 30 | μА | | | VINT OFF-state<br>Leakage current | $\overline{\rm EN}$ = 5.0 V; V <sub>I(VINT)</sub> = 5.0V;<br>VBUS = 0V | - | 1 | - | - | 5 | μА | | | | <del>EN</del> = 5.0 V; V <sub>I(VINT)</sub> = 20 V;<br>VBUS = 0V | - | 4 | - | - | 16 | μА | | I <sub>S(ON)</sub> | RCP leakage current | EN = 0 V; V <sub>I(VINT)</sub> = 5V; V <sub>(VBUS)</sub><br>= 0V | - | 1 | - | - | 5 | μА | | I <sub>I</sub> | OVLO input leakage<br>Current | V <sub>OVLO</sub> =V <sub>th(OVLO)</sub> | - | - | - | - | 50 | nA | | V <sub>UVLO</sub> | under-voltage<br>lockout release<br>voltage | VBUS Rising; EN = 0 V | - | 2.37 | - | 2.24 | 2.5 | V | | V <sub>hys(UVLO)</sub> | under-voltage<br>lockout hysteresis<br>voltage | VBUS Falling; | - | 100 | - | - | - | mV | | V <sub>OVLO</sub> | Default overvoltage lockout voltage | VBUS Rising; $\overline{EN} = 0$ V; OVLO short to GND | - | 23 | - | - | - | V | | | | VBUS Falling; EN = 0 V; OVLO short to GND | - | 22.5 | - | - | - | V | | $V_{th(OVLO)}$ | external OVLO set threshold voltage | $V_{I(VBUS)} = 2.5V \text{ to } 20V; \overline{EN} = 0$ | - | 1.227 | - | 1.164 | 1.287 | V | | V <sub>trig</sub> | RCP trigger voltage | $V_{\text{trig}} = V_{(\text{VINT})} - V_{(\text{VBUS})}$ | - | 45 | - | 10 | 80 | mV | | Cı | input capacitance | $\overline{\text{EN}}$ pin; $V_{\text{I(VBUS)}} = 5V$ | - | 4.5 | - | - | - | pF | #### **High Voltage USB PD Power Switch** ### 13.1 Graphs $\overline{\text{EN}} = 0\text{V}; I_{\text{O}} = 0\text{ A}$ - (1) $T_{amb} = +85 \, ^{\circ}C$ - (2) $T_{amb} = +25 \, ^{\circ}C$ - (3) $T_{amb} = -40 \, ^{\circ}C$ . Fig 7. On-state quiescent current versus input voltage $\overline{\text{EN}}$ = 5V; I<sub>O</sub> = 0 A - (1) $T_{amb} = +85 \, ^{\circ}C$ - (2) $T_{amb} = +25 \, ^{\circ}C$ . - (3) $T_{amb} = -40 \, ^{\circ}C$ . Fig 8. OFF-state quiescent current versus input voltage $V_{I(VBUS)} = 20V; \overline{EN} = 5V$ - (1) $T_{amb} = +85 \, ^{\circ}C$ - (2) $T_{amb} = +25 \, ^{\circ}C$ . - (3) $T_{amb} = -40 \, ^{\circ}C$ . Fig 9. OFF-state leakage current on VBUS pin $V_{I(VINT)} = 20V; \overline{EN} = 5V$ - (1) $T_{amb} = +85 \, ^{\circ}C$ - (2) $T_{amb} = +25 \, ^{\circ}C$ . - (3) $T_{amb} = -40 \, ^{\circ}C$ . Fig 10. OFF-state leakage current on VINT pin ### **High Voltage USB PD Power Switch** Fig 11. Reverse Leakage Current versus temperature Fig 12. external OVLO set threshold versus temperature Fig 13. 90V Surge Voltage without Device EN = 0V; OVLO short to GND; no capacitor on VBUS - (1) I<sub>I(VBUS)</sub> - (2) $V_{I(VBUS)}$ - (3) V<sub>O(VINT)</sub> Fig 14. 90V Surge with Device #### **High Voltage USB PD Power Switch** Fig 16. 100V Surge with Device Fig 15. 100V Surge Voltage without Device #### **High Voltage USB PD Power Switch** #### 13.2 ON resistance Table 9. ON resistance At recommended operating conditions; voltages are referenced to GND (ground = 0 V) | Symbol | Parameter | Conditions | | <sub>amb</sub> = 25 | S °C | T <sub>amb</sub> = -40 | °C to +85 °C | Unit | |-----------------|---------------|------------------------------|-----|---------------------|------|------------------------|--------------|------| | | | | Min | Тур | Max | Min | Max | | | R <sub>ON</sub> | ON resistance | I <sub>LOAD</sub> = 1 A | | | | | | | | | | V <sub>I(VBUS)</sub> = 5.0 V | - | 30 | 36 | <b>-</b> | 43 | mΩ | | | | V <sub>I(VBUS)</sub> = 20 V | - | 30 | 36 | 7-1 | 43 | mΩ | ## 13.3 ON resistance test circuit and graphs ## **High Voltage USB PD Power Switch** # 14. Dynamic characteristics Table 10. Dynamic characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 20. | Symbol | Parameter | Conditions | Ta | <sub>mb</sub> = 25 | °C | T <sub>amb</sub> = -40 °C | Unit | | |-----------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|---------------------------|------|----| | | | | Min | Тур | Max | Min | Max | | | t <sub>en</sub> | Enable Time | From $\overline{\text{EN}}$ to $V_{(VINT)}$ = 10% of $V_{(VBUS)}$ ; (Including 15ms debounce time); $V_{I(VBUS)}$ = 5V; $C_{Load}$ = 100 $\mu$ F; $R_{Load}$ = 100 $\Omega$ | - | 21.9 | - | | - | ms | | t <sub>TLH</sub> | VINT rise time | $V_{(VINT)}$ from 10% to 90% $V_{(VBUS)}$ ; $C_{Load}$ = 100 $\mu$ F; $R_{Load}$ = 100 $\Omega$ | | | | | | | | | | $V_{I(VBUS)} = 5V$ | - | 3.4 | | - | - | ms | | | | V <sub>I(VBUS)</sub> = 20V | - | 6.9 | - | - | - | ms | | t <sub>dis(OVP)</sub> | OVP turn off time | From $V_{(VBUS)}$ > $V_{ovlo}$ to $V_{(VINT)}$ = 80% of $V_{(VBUS)}$ ; $R_{load}$ = 100 $\Omega$ .; $C_{load}$ = 0 $\mu$ F; $V_{I(VBUS)}$ = 20V; OVLO pin short to GND | - | 122 | _ | - | - | ns | | t <sub>degl</sub> | RCP de-glitch time | From V <sub>(VINT)</sub> >V <sub>(VBUS)</sub> +45mV<br>to switch off | )-\ | 3.7 | - | 2.6 | 4.8 | ms | | t <sub>dis(RCP)</sub> | RCP turn off time | From V <sub>(VINT)</sub> >V <sub>(VBUS)</sub> +120mV to switch off | - | 10 | - | - | - | us | | t <sub>on</sub> | turn-on time | EN to V <sub>(VINT)</sub> = 90% V <sub>(VBUS)</sub> | | | | | | | | | | V <sub>I(VBUS)</sub> = 5.0 V | - | 25.3 | - | - | - | ms | | | | V <sub>I(VBUS)</sub> = 20 V | - | 29.2 | - | - | - | ms | | t <sub>off</sub> | turn-off time | EN to V <sub>(VINT)</sub> = 10% V <sub>(VBUS)</sub> | | | | | | | | | | $V_{I(VBUS)}$ = 5.0 V; $C_{Load}$ = 100 $\mu$ F; $R_{Load}$ = 100 $\Omega$ | - | 23 | - | - | - | ms | | | | $V_{I(VBUS)}$ = 20V; $C_{Load}$ = 100 $\mu$ F; $R_{Load}$ = 100 $\Omega$ | - | 23 | - | - | - | ms | <sup>[1]</sup> Guaranteed by design ### **High Voltage USB PD Power Switch** #### 14.1 Waveforms and test circuit Table 11. Test Condition | Supply voltage V <sub>EXT</sub> | Load | | | | |---------------------------------|--------|----------------|--|--| | VBUS | CL | R <sub>L</sub> | | | | 2.5 V to 20V | 100 μF | 100 Ω | | | NX20P5090 **NXP Semiconductors** #### **High Voltage USB PD Power Switch** 21.5 aaa-019424 0.5 I<sub>BUS</sub> 0.4 0.3 0.2 0.1 35 Fig 21. Turn on time and in-rush current at 5V (1) VINT (3) I<sub>I(VBUS)</sub> Fig 23. Turn off time at 5V (2) EN VINT; EN # 15. Package outline Fig 25. Package outline SOT1392-1 (WLCSP 15) # 16. Packing information # 16.1 Packing method Table 12. Dimensions and quantities | | SPQ/PQ<br>(pcs) [2] | | Outer box dimensions $I \times w \times h$ (mm) | |----------|---------------------|---|-------------------------------------------------| | 180 × 12 | 3000 | 1 | $209\times206\times37$ | <sup>[1]</sup> d = reel diameter; w = tape width. <sup>[2]</sup> Packing quantity dependent on specific product type. View ordering and availability details at NXP order portal, or contact your local NXP representative. ### **High Voltage USB PD Power Switch** #### 16.2 Product orientation ## 16.3 Carrier tape dimensions Table 13. Carrier tape dimensions In accordance with IEC 60286-3. | A <sub>0</sub> (mm) | B <sub>0</sub> (mm) | K <sub>0</sub> (mm) | T (mm) | P <sub>1</sub> (mm) | W (mm) | |---------------------|---------------------|---------------------|---------------|---------------------|------------------| | $1.67 \pm 0.05$ | $2.69\pm0.05$ | $0.70\pm0.05$ | $0.25\pm0.02$ | $4.0\pm0.1$ | 12 + 0.3 / - 0.1 | ## 16.4 Reel dimensions Table 14. Reel dimensions In accordance with IEC 60286-3. | A [nom] | W2 [max] | B [min] | C [min] | D [min] | |---------|----------|---------|---------|---------| | (mm) | (mm) | (mm) | (mm) | (mm) | | 180 | 18.4 | 1.5 | 12.8 | 20.2 | #### 16.5 Barcode label Table 15. Barcode label dimensions | Box barcode label | Reel barcode label | |-------------------|--------------------| | I × w (mm) | I × w (mm) | | 100 × 75 | 100 × 75 | # 17. Soldering of WLCSP packages ### 17.1 Introduction to soldering WLCSP packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note AN10439 "Wafer Level Chip Scale Package" and in application note AN10365 "Surface mount reflow soldering description". Wave soldering is not suitable for this package. All NXP WLCSP packages are lead-free. ### 17.2 Board mounting Board mounting of a WLCSP requires several steps: - 1. Solder paste printing on the PCB - 2. Component placement with a pick and place machine - 3. The reflow soldering itself ### 17.3 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 31</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 16. | Table 16. | Lead-free | process | (from J | J-STD-020D) | |-----------|-----------|---------|---------|-------------| |-----------|-----------|---------|---------|-------------| | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | Volume (mm³) | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 31. For further information on temperature profiles, refer to application note *AN10365* "Surface mount reflow soldering description". #### 17.3.1 Stand off The stand off between the substrate and the chip is determined by: #### **High Voltage USB PD Power Switch** - The amount of printed solder on the substrate - The size of the solder land on the substrate - The bump height on the chip The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip. #### 17.3.2 Quality of solder joint A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids. #### 17.3.3 Rework In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again. Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*. #### 17.3.4 Cleaning Cleaning can be done after reflow soldering. # 18. Revision history #### Table 17. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|--------------|--------------------|---------------|------------| | NX20P5090 v1.0 | <tbd></tbd> | Product data sheet | - | - | #### **High Voltage USB PD Power Switch** # 19. Legal information #### 19.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 19.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 19.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. NX20P5090 #### **High Voltage USB PD Power Switch** **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. ### 19.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 20. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com **NXP Semiconductors** # NX20P5090 #### **High Voltage USB PD Power Switch** ### 21. Contents | 1 | General | description | 1 | |---|---------|-------------|---| |---|---------|-------------|---| 2 Features and benefits 1 3 Applications 2 4 Ordering information 2 5 Marking 2 6 Functional diagram 2 7 Pinning information 3 7.1 Pinning 3 7.2 Pin description 3 8 Functional description 4 8.1 EN-input 4 8.2 Under-voltage lockout 4 8.3 Over-voltage lockout 4 8.4 Over-temperature protection 4 8.5 ACK output 4 9 Application diagram 5 10 Limiting values 5 11 Recommended operating conditions 6 12 Thermal characteristics 6 13 Static characteristics 6 13.1 Graphs 8 13.2 ON resistance 9 13.3 ON resistance test circuit and graphs 9 14 Dynamic characteristics 11 14.1 Waveforms and test circuit 12 15 Package outline 14 16 Abbreviations 15 17 Revision history 15 18 Legal information 16 18.1 Data sheet status 16 18.2 Definitions 16 18.3 Disclaimers 16 18.4 Trademarks 17 19 Contact information 17 20 Contents 18 continued >>